Lecture 13-2

# Building a Modern Computer



From First Principles

## **BANG**







**Atoms** 



**Neurons** 



Genes

## Hello World

#### Java / Python

```
// Prints some numbers
i = 1
while (i < 4) {
    print(i);
    i = i + 1;
}
...</pre>
```





## Hello World

#### Java / Python

```
// Prints some numbers
i = 1
while (i < 4) {
    print(i);
    i = i + 1;
}
...</pre>
```





## Hello World

#### Java / Python

```
// Prints some numbers
i = 1
while (i < 4) {
    print(i);
    i = i + 1;
}
...</pre>
```



## Hello, World Below

#### Java / Python



### Binary code

1111110000010000

000000000010000



compile

## Hello, World Below

#### Java / Python





#### Binary code



#### **Software issues**

- Compile?
- Execute?
- Runtime?
- •



#### Hardware issues

- Binary code?
- Chips?
- Screen?
- ...



| а | b | Nand |
|---|---|------|
| 0 | 0 | 1    |
| 0 | 1 | 1    |
| 1 | 0 | 1    |
| 1 | 1 | 0    |

building a modern computer system from first principles



"What I hear I forget, what I see I remember, what I do I understand"



Using HDL and a hardware simulator

Using Java / Python + supplied specs and test programs





















hardware platform







#### Part I

Building a general-purpose computer, capable of executing programs in machine language.

p = project,
lecture,
book chapter



#### Part II

Building a software hierarchy, capable of compiling programs written in a high-level language

#### Part I

Building a general-purpose computer, capable of executing programs in machine language.

Given: Nand(a,b)

| а | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

Given: Nand(a,b)

Build: Not(a)

And(a,b)

Or(a,b)

Xor(a,b)

Mux(s,a,b)

. . .

Adder

ALU

RAM

CPU

Computer

| a | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

30 chips, leading up to a general-purpose computer platform

Given: Nand(a,b)



And(a,b)

Or(a,b)

Xor(a,b)

Mux(s,a,b)

. . .

Adder

ALU

RAM

CPU

Computer

| a | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

```
Given: Nand(a,b)
      Not(a) = Nand(a,a)
       And(a,b)
       Or(a,b)
       Xor(a,b)
       Mux(s,a,b)
       Adder
       ALU
       RAM
       CPU
       Computer
```

| a | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |
|   |   |           |

```
Given: Nand(a,b)
      Not(a) = Nand(a,a)
      And(a,b) = ?
      Or(a,b)
      Xor(a,b)
       Mux(s,a,b)
       Adder
       ALU
       RAM
       CPU
       Computer
```

| а | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

```
Given: Nand(a,b)
       Not(a) = Nand(a,a)
       And(a,b) = Not(Nand(a,b))
       Or(a,b)
       Xor(a,b)
       Mux(s,a,b)
       Adder
       ALU
       RAM
       CPU
       Computer
```

| а | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

```
Given: Nand(a,b)
       Not(a) = Nand(a,a)
       And(a,b) = Not(Nand(a,b))
      Or(a,b) = ?
      Xor(a,b)
       Mux(s,a,b)
       Adder
       ALU
       RAM
       CPU
       Computer
```

| a | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | Ø         |

```
Given: Nand(a,b)
       Not(a) = Nand(a,a)
       And(a,b) = Not(Nand(a,b))
      Or(a,b) = Not(And(Not(a),Not(b)))
       Xor(a,b)
       Mux(s,a,b)
       Adder
       ALU
       RAM
       CPU
       Computer
```

| а | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

```
Given: Nand(a,b)
       Not(a) = Nand(a,a)
       And(a,b) = Not(Nand(a,b))
       Or(a,b) = Not(And(Not(a),Not(b)))
      Xor(a,b) = 
       Mux(s,a,b)
       Adder
       ALU
       RAM
       CPU
       Computer
```

| a | b | Nand(a,b) |
|---|---|-----------|
| 0 | 0 | 1         |
| 0 | 1 | 1         |
| 1 | 0 | 1         |
| 1 | 1 | 0         |

```
Given: Nand(a,b)
                                                                 Nand(a,b)
                                                             0
                                                                  1
       Not(a) =
                  Nand(a,a)
                                                          0
                                                             1
       And(a,b) = Not(Nand(a,b))
                                                             0
                                                          1
                                                             1
                                                                  0
       Or(a,b) = Not(And(Not(a),Not(b)))
       Xor(a,b) = Or(And(a,Not(b)),And(Not(a),b))
       Mux(s,a,b)
        . . .
                                     <u>Tools</u>
       Adder
                                     • Chip specifications / test scripts
       ALU
       RAM
                                     • Hardware Description Language
       CPU
                                     • Hardware simulator.
       Computer
```

# Building a chip





#### The process

- Design the chip architecture
- Specify the architecture in HDL
- Test the chip in a hardware simulator
- Optimize the design
- Realize the optimized design in silicon.

# Building a chip



#### The process

- ✓ Design the chip architecture
- ✓ Specify the architecture in HDL
- ✓ Test the chip in a hardware simulator
- Optimize the design
- Realize the optimized design in silicon.



```
if ((a == 0 and b == 1) or (a == 1 and b == 0))
  out = 1
else
  out = 0
```

| а | b | out |
|---|---|-----|
| 0 | 0 | 0   |
| 0 | 1 | 1   |
| 1 | 0 | 1   |
| 1 | 1 | 0   |

#### Requirement

Build a chip that delivers this functionality

```
/** out = (a And Not(b)) Or (Not(a) And b)) */
CHIP Xor {
    IN a, b;
    OUT out;
    PARTS:
    // Missing implementation
}
```

```
/** Chips set (APIs): */
...

Not (in=, out=);
And (a=, b=, out=);
Or (a=, b=, out=);
Xor (a=, b=, out=);
...
```

HDL program







```
/** out = (a And Not(b)) Or (Not(a) And b)) */
CHIP Xor {
    IN a, b;
    OUT out;
    PARTS:
    // Missing implementation
}
HDL program
```

```
/** Chips set (APIs): */
...

Not (in=, out=);
And (a=, b=, out=);
Or (a=, b=, out=);
Xor (a=, b=, out=);
...
```



```
/** out = (a And Not(b)) Or (Not(a) And b)) */
CHIP Xor {
    IN a, b;
    OUT out;
    PARTS:
    Not (in=a, out=nota);
    Not (in=b, out=notb);
    And (a=a, b=notb, out=aAndNotb);
    And (a=nota, b=b, out=notaAndb);
    Or (a=aAndNotb, b=notaAndb, out=out);
}
```

```
/** Chips set (APIs): */
...

Not (in=, out=);
And (a=, b=, out=);
Or (a=, b=, out=);
Xor (a=, b=, out=);
...
```



# Chip simulation



# Chip simulation



# Chip simulation



# Hardware platform

Given: Nand

Build: Not

And

0r

Xor

Mux

• • •

Adder

ALU

RAM

CPU

Computer

Using similar techniques, we build the entire chip-set, leading up to a general-purpose computer system

(Projects 1, 2, 3, 4, 5, 6)

### Nand to Tetris: Part I



p = project,lecture,book chapter

### Nand to Tetris: Part I



p = project,lecture,book chapter

## Nand to Tetris: Part II



### Nand to Tetris: Part II



# One-tier compilation example: C



## Two-tier compilation example: Java



# Compilation: Nand to Tetris



# Nand to Tetris Roadmap: Part II



### Take home lessons



<u>Hardware:</u> Logic gates, Boolean arithmetic, multiplexors, flip-flops, registers, RAM units, counters, Hardware Description Language, chip simulation and testing.

Architecture: ALU/CPU design and implementation, addressing modes, memory-mapped I/O, machine code, assembly language programming,

<u>Programming Languages:</u> Object-based design and programming, abstract data types, scoping rules, syntax and semantics, references.

Compilation: Lexical analysis, top-down parsing, symbol tables, pushdown automata, virtual machine, code generation, implementation of arrays and objects.

<u>Data structures and algorithms:</u> Stacks, trees, hash tables, lists, recursion, arithmetic algorithms, geometric algorithms, time / space complexity

Engineering: Abstraction / implementation, modular design, API design and documentation, unit testing, quality assurance, programming at the large.